Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
880 |
880 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24765045 |
24593466 |
0 |
0 |
| T1 |
39353 |
38447 |
0 |
0 |
| T2 |
3604 |
3540 |
0 |
0 |
| T3 |
1673 |
1524 |
0 |
0 |
| T4 |
5955 |
5900 |
0 |
0 |
| T5 |
90461 |
90089 |
0 |
0 |
| T14 |
3149 |
2960 |
0 |
0 |
| T15 |
30197 |
30061 |
0 |
0 |
| T16 |
24683 |
24621 |
0 |
0 |
| T17 |
19357 |
19211 |
0 |
0 |
| T18 |
16519 |
16408 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24765045 |
24586095 |
0 |
2640 |
| T1 |
39353 |
38411 |
0 |
3 |
| T2 |
3604 |
3537 |
0 |
3 |
| T3 |
1673 |
1518 |
0 |
3 |
| T4 |
5955 |
5897 |
0 |
3 |
| T5 |
90461 |
90074 |
0 |
3 |
| T14 |
3149 |
2954 |
0 |
3 |
| T15 |
30197 |
30043 |
0 |
3 |
| T16 |
24683 |
24618 |
0 |
3 |
| T17 |
19357 |
19205 |
0 |
3 |
| T18 |
16519 |
16390 |
0 |
3 |