Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
884 |
884 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24561811 |
24399541 |
0 |
0 |
| T1 |
5179 |
5015 |
0 |
0 |
| T2 |
21788 |
21726 |
0 |
0 |
| T3 |
3103 |
3019 |
0 |
0 |
| T4 |
2657 |
2526 |
0 |
0 |
| T5 |
18789 |
18724 |
0 |
0 |
| T6 |
2684 |
2585 |
0 |
0 |
| T16 |
2917 |
2846 |
0 |
0 |
| T17 |
8070 |
7995 |
0 |
0 |
| T18 |
4877 |
4798 |
0 |
0 |
| T19 |
15205 |
15023 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24561811 |
24392509 |
0 |
2652 |
| T1 |
5179 |
5009 |
0 |
3 |
| T2 |
21788 |
21723 |
0 |
3 |
| T3 |
3103 |
3016 |
0 |
3 |
| T4 |
2657 |
2520 |
0 |
3 |
| T5 |
18789 |
18721 |
0 |
3 |
| T6 |
2684 |
2582 |
0 |
3 |
| T16 |
2917 |
2843 |
0 |
3 |
| T17 |
8070 |
7992 |
0 |
3 |
| T18 |
4877 |
4795 |
0 |
3 |
| T19 |
15205 |
15017 |
0 |
3 |