Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
885 |
885 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20522175 |
20364418 |
0 |
0 |
| T1 |
72625 |
72117 |
0 |
0 |
| T2 |
31246 |
31113 |
0 |
0 |
| T3 |
6803 |
6751 |
0 |
0 |
| T4 |
27844 |
27767 |
0 |
0 |
| T15 |
3953 |
3764 |
0 |
0 |
| T16 |
604 |
541 |
0 |
0 |
| T17 |
3840 |
3740 |
0 |
0 |
| T18 |
7031 |
6960 |
0 |
0 |
| T19 |
2450 |
2372 |
0 |
0 |
| T20 |
7125 |
7033 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20522175 |
20357479 |
0 |
2655 |
| T1 |
72625 |
72096 |
0 |
3 |
| T2 |
31246 |
31080 |
0 |
3 |
| T3 |
6803 |
6748 |
0 |
3 |
| T4 |
27844 |
27749 |
0 |
3 |
| T15 |
3953 |
3758 |
0 |
3 |
| T16 |
604 |
538 |
0 |
3 |
| T17 |
3840 |
3737 |
0 |
3 |
| T18 |
7031 |
6957 |
0 |
3 |
| T19 |
2450 |
2369 |
0 |
3 |
| T20 |
7125 |
7030 |
0 |
3 |