Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
878 |
878 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21069247 |
20899071 |
0 |
0 |
| T1 |
2681 |
2510 |
0 |
0 |
| T2 |
1547 |
1448 |
0 |
0 |
| T3 |
8316 |
8242 |
0 |
0 |
| T4 |
3382 |
3225 |
0 |
0 |
| T5 |
6015 |
5925 |
0 |
0 |
| T14 |
5106 |
4955 |
0 |
0 |
| T15 |
12437 |
12340 |
0 |
0 |
| T16 |
83339 |
83269 |
0 |
0 |
| T17 |
38806 |
38055 |
0 |
0 |
| T18 |
3589 |
3516 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21069247 |
20891841 |
0 |
2634 |
| T1 |
2681 |
2504 |
0 |
3 |
| T2 |
1547 |
1445 |
0 |
3 |
| T3 |
8316 |
8239 |
0 |
3 |
| T4 |
3382 |
3219 |
0 |
3 |
| T5 |
6015 |
5922 |
0 |
3 |
| T14 |
5106 |
4949 |
0 |
3 |
| T15 |
12437 |
12337 |
0 |
3 |
| T16 |
83339 |
83266 |
0 |
3 |
| T17 |
38806 |
38022 |
0 |
3 |
| T18 |
3589 |
3513 |
0 |
3 |