Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
874 |
874 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20972211 |
20824359 |
0 |
0 |
| T1 |
21816 |
21763 |
0 |
0 |
| T2 |
2277 |
2201 |
0 |
0 |
| T3 |
1991 |
1813 |
0 |
0 |
| T4 |
3417 |
3339 |
0 |
0 |
| T5 |
3935 |
3848 |
0 |
0 |
| T6 |
4703 |
4618 |
0 |
0 |
| T14 |
3757 |
3705 |
0 |
0 |
| T15 |
18320 |
18265 |
0 |
0 |
| T16 |
12137 |
12075 |
0 |
0 |
| T17 |
4715 |
4641 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20972211 |
20817951 |
0 |
2622 |
| T1 |
21816 |
21760 |
0 |
3 |
| T2 |
2277 |
2198 |
0 |
3 |
| T3 |
1991 |
1807 |
0 |
3 |
| T4 |
3417 |
3336 |
0 |
3 |
| T5 |
3935 |
3845 |
0 |
3 |
| T6 |
4703 |
4615 |
0 |
3 |
| T14 |
3757 |
3702 |
0 |
3 |
| T15 |
18320 |
18262 |
0 |
3 |
| T16 |
12137 |
12072 |
0 |
3 |
| T17 |
4715 |
4638 |
0 |
3 |