Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
884 |
884 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21758594 |
21608985 |
0 |
0 |
| T1 |
2397 |
2340 |
0 |
0 |
| T2 |
34834 |
34265 |
0 |
0 |
| T3 |
72661 |
71332 |
0 |
0 |
| T4 |
76622 |
75180 |
0 |
0 |
| T11 |
105574 |
105507 |
0 |
0 |
| T12 |
3973 |
3876 |
0 |
0 |
| T13 |
6242 |
6189 |
0 |
0 |
| T14 |
17504 |
17424 |
0 |
0 |
| T15 |
30015 |
29953 |
0 |
0 |
| T16 |
7147 |
7010 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21758594 |
21602451 |
0 |
2652 |
| T1 |
2397 |
2337 |
0 |
3 |
| T2 |
34834 |
34232 |
0 |
3 |
| T3 |
72661 |
71278 |
0 |
3 |
| T4 |
76622 |
75123 |
0 |
3 |
| T11 |
105574 |
105504 |
0 |
3 |
| T12 |
3973 |
3873 |
0 |
3 |
| T13 |
6242 |
6186 |
0 |
3 |
| T14 |
17504 |
17421 |
0 |
3 |
| T15 |
30015 |
29950 |
0 |
3 |
| T16 |
7147 |
7004 |
0 |
3 |