Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
880 |
880 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20156879 |
19986778 |
0 |
0 |
| T1 |
5182 |
5099 |
0 |
0 |
| T2 |
149414 |
149254 |
0 |
0 |
| T3 |
137262 |
137161 |
0 |
0 |
| T4 |
5217 |
5069 |
0 |
0 |
| T11 |
54024 |
53966 |
0 |
0 |
| T12 |
5926 |
5774 |
0 |
0 |
| T13 |
94165 |
94077 |
0 |
0 |
| T14 |
7196 |
7019 |
0 |
0 |
| T15 |
16022 |
15961 |
0 |
0 |
| T16 |
1285 |
1211 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20156879 |
19979422 |
0 |
2640 |
| T1 |
5182 |
5096 |
0 |
3 |
| T2 |
149414 |
149248 |
0 |
3 |
| T3 |
137262 |
137157 |
0 |
3 |
| T4 |
5217 |
5063 |
0 |
3 |
| T11 |
54024 |
53963 |
0 |
3 |
| T12 |
5926 |
5768 |
0 |
3 |
| T13 |
94165 |
94074 |
0 |
3 |
| T14 |
7196 |
7013 |
0 |
3 |
| T15 |
16022 |
15958 |
0 |
3 |
| T16 |
1285 |
1208 |
0 |
3 |