Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
879 |
879 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21421552 |
21249599 |
0 |
0 |
| T1 |
13002 |
12832 |
0 |
0 |
| T2 |
7626 |
7572 |
0 |
0 |
| T3 |
3209 |
3121 |
0 |
0 |
| T11 |
11421 |
11366 |
0 |
0 |
| T12 |
2597 |
2523 |
0 |
0 |
| T13 |
2189 |
2129 |
0 |
0 |
| T14 |
4845 |
4747 |
0 |
0 |
| T15 |
1011 |
944 |
0 |
0 |
| T16 |
21582 |
21506 |
0 |
0 |
| T17 |
8602 |
8480 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21421552 |
21242147 |
0 |
2637 |
| T1 |
13002 |
12826 |
0 |
3 |
| T2 |
7626 |
7569 |
0 |
3 |
| T3 |
3209 |
3118 |
0 |
3 |
| T11 |
11421 |
11363 |
0 |
3 |
| T12 |
2597 |
2520 |
0 |
3 |
| T13 |
2189 |
2126 |
0 |
3 |
| T14 |
4845 |
4744 |
0 |
3 |
| T15 |
1011 |
941 |
0 |
3 |
| T16 |
21582 |
21503 |
0 |
3 |
| T17 |
8602 |
8474 |
0 |
3 |