Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
876 |
876 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20813951 |
20642276 |
0 |
0 |
| T1 |
4546 |
4418 |
0 |
0 |
| T2 |
7969 |
7902 |
0 |
0 |
| T3 |
21608 |
21555 |
0 |
0 |
| T4 |
13946 |
13858 |
0 |
0 |
| T14 |
1498 |
1418 |
0 |
0 |
| T15 |
14359 |
14283 |
0 |
0 |
| T16 |
127442 |
127390 |
0 |
0 |
| T17 |
5079 |
5004 |
0 |
0 |
| T18 |
2387 |
2306 |
0 |
0 |
| T19 |
184051 |
183990 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20813951 |
20634842 |
0 |
2628 |
| T1 |
4546 |
4412 |
0 |
3 |
| T2 |
7969 |
7899 |
0 |
3 |
| T3 |
21608 |
21552 |
0 |
3 |
| T4 |
13946 |
13855 |
0 |
3 |
| T14 |
1498 |
1415 |
0 |
3 |
| T15 |
14359 |
14280 |
0 |
3 |
| T16 |
127442 |
127387 |
0 |
3 |
| T17 |
5079 |
5001 |
0 |
3 |
| T18 |
2387 |
2303 |
0 |
3 |
| T19 |
184051 |
183987 |
0 |
3 |