Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
881 |
881 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22615059 |
22439629 |
0 |
0 |
| T1 |
12736 |
12608 |
0 |
0 |
| T2 |
14543 |
14454 |
0 |
0 |
| T3 |
25807 |
25756 |
0 |
0 |
| T7 |
7627 |
7448 |
0 |
0 |
| T11 |
11750 |
11674 |
0 |
0 |
| T12 |
27759 |
27655 |
0 |
0 |
| T13 |
32268 |
32184 |
0 |
0 |
| T14 |
2847 |
2793 |
0 |
0 |
| T15 |
85574 |
85459 |
0 |
0 |
| T16 |
7724 |
7645 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22615059 |
22432021 |
0 |
2643 |
| T1 |
12736 |
12602 |
0 |
3 |
| T2 |
14543 |
14451 |
0 |
3 |
| T3 |
25807 |
25753 |
0 |
3 |
| T7 |
7627 |
7442 |
0 |
3 |
| T11 |
11750 |
11671 |
0 |
3 |
| T12 |
27759 |
27637 |
0 |
3 |
| T13 |
32268 |
32166 |
0 |
3 |
| T14 |
2847 |
2790 |
0 |
3 |
| T15 |
85574 |
85426 |
0 |
3 |
| T16 |
7724 |
7642 |
0 |
3 |