Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
877 |
877 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22922428 |
22751236 |
0 |
0 |
| T1 |
5252 |
5098 |
0 |
0 |
| T2 |
12394 |
12315 |
0 |
0 |
| T3 |
22505 |
22386 |
0 |
0 |
| T4 |
3454 |
3396 |
0 |
0 |
| T5 |
3920 |
3749 |
0 |
0 |
| T12 |
6348 |
6260 |
0 |
0 |
| T13 |
8263 |
8122 |
0 |
0 |
| T14 |
7603 |
7476 |
0 |
0 |
| T15 |
6174 |
6102 |
0 |
0 |
| T16 |
15304 |
15248 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22922428 |
22743835 |
0 |
2631 |
| T1 |
5252 |
5092 |
0 |
3 |
| T2 |
12394 |
12312 |
0 |
3 |
| T3 |
22505 |
22368 |
0 |
3 |
| T4 |
3454 |
3393 |
0 |
3 |
| T5 |
3920 |
3743 |
0 |
3 |
| T12 |
6348 |
6257 |
0 |
3 |
| T13 |
8263 |
8116 |
0 |
3 |
| T14 |
7603 |
7470 |
0 |
3 |
| T15 |
6174 |
6099 |
0 |
3 |
| T16 |
15304 |
15245 |
0 |
3 |