Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
880 |
880 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22663444 |
22506341 |
0 |
0 |
| T1 |
1531 |
1442 |
0 |
0 |
| T2 |
13300 |
13217 |
0 |
0 |
| T3 |
8112 |
8017 |
0 |
0 |
| T4 |
19528 |
19380 |
0 |
0 |
| T5 |
5581 |
5482 |
0 |
0 |
| T6 |
6927 |
6834 |
0 |
0 |
| T14 |
5483 |
5406 |
0 |
0 |
| T15 |
5326 |
5259 |
0 |
0 |
| T16 |
6204 |
6151 |
0 |
0 |
| T17 |
12666 |
12575 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22663444 |
22499492 |
0 |
2640 |
| T1 |
1531 |
1439 |
0 |
3 |
| T2 |
13300 |
13214 |
0 |
3 |
| T3 |
8112 |
8014 |
0 |
3 |
| T4 |
19528 |
19374 |
0 |
3 |
| T5 |
5581 |
5479 |
0 |
3 |
| T6 |
6927 |
6831 |
0 |
3 |
| T14 |
5483 |
5403 |
0 |
3 |
| T15 |
5326 |
5256 |
0 |
3 |
| T16 |
6204 |
6148 |
0 |
3 |
| T17 |
12666 |
12572 |
0 |
3 |