Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
879 |
879 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22989009 |
22830770 |
0 |
0 |
| T1 |
1214 |
1129 |
0 |
0 |
| T2 |
12281 |
12108 |
0 |
0 |
| T3 |
3119 |
2970 |
0 |
0 |
| T4 |
4830 |
4744 |
0 |
0 |
| T5 |
7474 |
7408 |
0 |
0 |
| T15 |
5797 |
5731 |
0 |
0 |
| T16 |
3634 |
3552 |
0 |
0 |
| T17 |
4870 |
4775 |
0 |
0 |
| T18 |
7984 |
7885 |
0 |
0 |
| T19 |
9375 |
9304 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22989009 |
22823855 |
0 |
2637 |
| T1 |
1214 |
1126 |
0 |
3 |
| T2 |
12281 |
12102 |
0 |
3 |
| T3 |
3119 |
2964 |
0 |
3 |
| T4 |
4830 |
4741 |
0 |
3 |
| T5 |
7474 |
7405 |
0 |
3 |
| T15 |
5797 |
5728 |
0 |
3 |
| T16 |
3634 |
3549 |
0 |
3 |
| T17 |
4870 |
4772 |
0 |
3 |
| T18 |
7984 |
7882 |
0 |
3 |
| T19 |
9375 |
9301 |
0 |
3 |