Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
884 |
884 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22044840 |
21879244 |
0 |
0 |
| T1 |
4284 |
4207 |
0 |
0 |
| T2 |
2790 |
2734 |
0 |
0 |
| T3 |
9847 |
9720 |
0 |
0 |
| T13 |
2625 |
2564 |
0 |
0 |
| T14 |
10364 |
10309 |
0 |
0 |
| T15 |
11242 |
11166 |
0 |
0 |
| T16 |
6887 |
6820 |
0 |
0 |
| T17 |
6150 |
6061 |
0 |
0 |
| T18 |
7451 |
7379 |
0 |
0 |
| T19 |
3637 |
3562 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22044840 |
21871996 |
0 |
2652 |
| T1 |
4284 |
4204 |
0 |
3 |
| T2 |
2790 |
2731 |
0 |
3 |
| T3 |
9847 |
9714 |
0 |
3 |
| T13 |
2625 |
2561 |
0 |
3 |
| T14 |
10364 |
10306 |
0 |
3 |
| T15 |
11242 |
11163 |
0 |
3 |
| T16 |
6887 |
6817 |
0 |
3 |
| T17 |
6150 |
6058 |
0 |
3 |
| T18 |
7451 |
7376 |
0 |
3 |
| T19 |
3637 |
3559 |
0 |
3 |