Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
883 |
883 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21742998 |
21580788 |
0 |
0 |
| T1 |
4148 |
4078 |
0 |
0 |
| T2 |
60637 |
60566 |
0 |
0 |
| T3 |
130432 |
128988 |
0 |
0 |
| T13 |
6932 |
6779 |
0 |
0 |
| T14 |
5419 |
5265 |
0 |
0 |
| T15 |
12589 |
12491 |
0 |
0 |
| T16 |
7904 |
7837 |
0 |
0 |
| T17 |
10302 |
10232 |
0 |
0 |
| T18 |
9081 |
8998 |
0 |
0 |
| T19 |
6715 |
6625 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21742998 |
21573750 |
0 |
2649 |
| T1 |
4148 |
4075 |
0 |
3 |
| T2 |
60637 |
60563 |
0 |
3 |
| T3 |
130432 |
128931 |
0 |
3 |
| T13 |
6932 |
6773 |
0 |
3 |
| T14 |
5419 |
5259 |
0 |
3 |
| T15 |
12589 |
12488 |
0 |
3 |
| T16 |
7904 |
7834 |
0 |
3 |
| T17 |
10302 |
10229 |
0 |
3 |
| T18 |
9081 |
8995 |
0 |
3 |
| T19 |
6715 |
6622 |
0 |
3 |