Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
879 |
879 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28809978 |
28654900 |
0 |
0 |
| T1 |
5706 |
5616 |
0 |
0 |
| T2 |
9325 |
9193 |
0 |
0 |
| T3 |
4634 |
4485 |
0 |
0 |
| T4 |
5877 |
5791 |
0 |
0 |
| T5 |
8798 |
8745 |
0 |
0 |
| T15 |
65876 |
65783 |
0 |
0 |
| T16 |
21296 |
21133 |
0 |
0 |
| T17 |
47670 |
47602 |
0 |
0 |
| T18 |
2519 |
2423 |
0 |
0 |
| T19 |
9571 |
9498 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
28809978 |
28648225 |
0 |
2637 |
| T1 |
5706 |
5613 |
0 |
3 |
| T2 |
9325 |
9187 |
0 |
3 |
| T3 |
4634 |
4479 |
0 |
3 |
| T4 |
5877 |
5788 |
0 |
3 |
| T5 |
8798 |
8742 |
0 |
3 |
| T15 |
65876 |
65780 |
0 |
3 |
| T16 |
21296 |
21127 |
0 |
3 |
| T17 |
47670 |
47599 |
0 |
3 |
| T18 |
2519 |
2420 |
0 |
3 |
| T19 |
9571 |
9495 |
0 |
3 |