Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
886 |
886 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24961696 |
24802648 |
0 |
0 |
| T1 |
14688 |
14632 |
0 |
0 |
| T2 |
14147 |
14071 |
0 |
0 |
| T3 |
4712 |
4654 |
0 |
0 |
| T4 |
22038 |
21970 |
0 |
0 |
| T12 |
32503 |
32414 |
0 |
0 |
| T13 |
21818 |
21710 |
0 |
0 |
| T14 |
5391 |
5243 |
0 |
0 |
| T15 |
4578 |
4521 |
0 |
0 |
| T16 |
6844 |
6750 |
0 |
0 |
| T17 |
5096 |
4919 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24961696 |
24795601 |
0 |
2658 |
| T1 |
14688 |
14629 |
0 |
3 |
| T2 |
14147 |
14068 |
0 |
3 |
| T3 |
4712 |
4651 |
0 |
3 |
| T4 |
22038 |
21967 |
0 |
3 |
| T12 |
32503 |
32396 |
0 |
3 |
| T13 |
21818 |
21692 |
0 |
3 |
| T14 |
5391 |
5237 |
0 |
3 |
| T15 |
4578 |
4518 |
0 |
3 |
| T16 |
6844 |
6747 |
0 |
3 |
| T17 |
5096 |
4913 |
0 |
3 |