Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
875 |
875 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25385883 |
25214124 |
0 |
0 |
| T1 |
2468 |
2323 |
0 |
0 |
| T2 |
39579 |
39435 |
0 |
0 |
| T3 |
8934 |
8836 |
0 |
0 |
| T4 |
16842 |
16785 |
0 |
0 |
| T5 |
5055 |
4871 |
0 |
0 |
| T6 |
2825 |
2759 |
0 |
0 |
| T14 |
3031 |
2857 |
0 |
0 |
| T15 |
7185 |
7085 |
0 |
0 |
| T16 |
10851 |
10766 |
0 |
0 |
| T17 |
1264 |
1187 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25385883 |
25206849 |
0 |
2625 |
| T1 |
2468 |
2317 |
0 |
3 |
| T2 |
39579 |
39402 |
0 |
3 |
| T3 |
8934 |
8833 |
0 |
3 |
| T4 |
16842 |
16782 |
0 |
3 |
| T5 |
5055 |
4865 |
0 |
3 |
| T6 |
2825 |
2756 |
0 |
3 |
| T14 |
3031 |
2851 |
0 |
3 |
| T15 |
7185 |
7082 |
0 |
3 |
| T16 |
10851 |
10763 |
0 |
3 |
| T17 |
1264 |
1184 |
0 |
3 |