Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
878 |
878 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24196785 |
24036183 |
0 |
0 |
| T1 |
2585 |
2489 |
0 |
0 |
| T2 |
1504 |
1452 |
0 |
0 |
| T3 |
6694 |
6624 |
0 |
0 |
| T4 |
13087 |
13001 |
0 |
0 |
| T5 |
16197 |
16114 |
0 |
0 |
| T6 |
4058 |
3907 |
0 |
0 |
| T16 |
840 |
780 |
0 |
0 |
| T17 |
4870 |
4734 |
0 |
0 |
| T18 |
20717 |
20628 |
0 |
0 |
| T19 |
12055 |
11851 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24196785 |
24029265 |
0 |
2634 |
| T1 |
2585 |
2486 |
0 |
3 |
| T2 |
1504 |
1449 |
0 |
3 |
| T3 |
6694 |
6621 |
0 |
3 |
| T4 |
13087 |
12998 |
0 |
3 |
| T5 |
16197 |
16111 |
0 |
3 |
| T6 |
4058 |
3901 |
0 |
3 |
| T16 |
840 |
777 |
0 |
3 |
| T17 |
4870 |
4728 |
0 |
3 |
| T18 |
20717 |
20625 |
0 |
3 |
| T19 |
12055 |
11833 |
0 |
3 |