Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
874 |
874 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
18525135 |
18382770 |
0 |
0 |
| T1 |
1057 |
974 |
0 |
0 |
| T2 |
5307 |
5080 |
0 |
0 |
| T3 |
134646 |
134554 |
0 |
0 |
| T4 |
50819 |
50128 |
0 |
0 |
| T5 |
2998 |
2854 |
0 |
0 |
| T15 |
11417 |
11351 |
0 |
0 |
| T16 |
5789 |
5710 |
0 |
0 |
| T17 |
48808 |
48710 |
0 |
0 |
| T18 |
23235 |
23139 |
0 |
0 |
| T19 |
8198 |
8048 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
18525135 |
18376596 |
0 |
2622 |
| T1 |
1057 |
971 |
0 |
3 |
| T2 |
5307 |
5071 |
0 |
3 |
| T3 |
134646 |
134551 |
0 |
3 |
| T4 |
50819 |
50095 |
0 |
3 |
| T5 |
2998 |
2848 |
0 |
3 |
| T15 |
11417 |
11348 |
0 |
3 |
| T16 |
5789 |
5707 |
0 |
3 |
| T17 |
48808 |
48707 |
0 |
3 |
| T18 |
23235 |
23136 |
0 |
3 |
| T19 |
8198 |
8042 |
0 |
3 |