Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
875 |
875 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T8 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21050239 |
20880561 |
0 |
0 |
| T1 |
6464 |
6392 |
0 |
0 |
| T2 |
4584 |
4534 |
0 |
0 |
| T3 |
157039 |
155736 |
0 |
0 |
| T4 |
10737 |
10664 |
0 |
0 |
| T8 |
23635 |
16818 |
0 |
0 |
| T11 |
5828 |
5748 |
0 |
0 |
| T12 |
7375 |
7249 |
0 |
0 |
| T13 |
5969 |
5915 |
0 |
0 |
| T14 |
9654 |
9590 |
0 |
0 |
| T15 |
49060 |
48920 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21050239 |
20873337 |
0 |
2625 |
| T1 |
6464 |
6389 |
0 |
3 |
| T2 |
4584 |
4531 |
0 |
3 |
| T3 |
157039 |
155685 |
0 |
3 |
| T4 |
10737 |
10661 |
0 |
3 |
| T8 |
23635 |
16545 |
0 |
3 |
| T11 |
5828 |
5745 |
0 |
3 |
| T12 |
7375 |
7243 |
0 |
3 |
| T13 |
5969 |
5912 |
0 |
3 |
| T14 |
9654 |
9587 |
0 |
3 |
| T15 |
49060 |
48887 |
0 |
3 |