Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
876 |
876 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
| T20 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19957550 |
19794072 |
0 |
0 |
| T1 |
627 |
574 |
0 |
0 |
| T2 |
13706 |
13655 |
0 |
0 |
| T3 |
2366 |
2273 |
0 |
0 |
| T4 |
11851 |
11767 |
0 |
0 |
| T5 |
108787 |
108633 |
0 |
0 |
| T16 |
2250 |
2159 |
0 |
0 |
| T17 |
2269 |
2188 |
0 |
0 |
| T18 |
154528 |
154441 |
0 |
0 |
| T19 |
839 |
740 |
0 |
0 |
| T20 |
5866 |
5749 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
19957550 |
19787034 |
0 |
2628 |
| T1 |
627 |
571 |
0 |
3 |
| T2 |
13706 |
13652 |
0 |
3 |
| T3 |
2366 |
2270 |
0 |
3 |
| T4 |
11851 |
11764 |
0 |
3 |
| T5 |
108787 |
108627 |
0 |
3 |
| T16 |
2250 |
2156 |
0 |
3 |
| T17 |
2269 |
2185 |
0 |
3 |
| T18 |
154528 |
154438 |
0 |
3 |
| T19 |
839 |
737 |
0 |
3 |
| T20 |
5866 |
5743 |
0 |
3 |