Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
20642678 |
20474601 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20642678 |
20474601 |
0 |
0 |
T1 |
2484 |
2399 |
0 |
0 |
T2 |
8834 |
8764 |
0 |
0 |
T3 |
1317 |
1224 |
0 |
0 |
T4 |
13255 |
13183 |
0 |
0 |
T5 |
10457 |
10365 |
0 |
0 |
T6 |
7694 |
7608 |
0 |
0 |
T15 |
2990 |
2838 |
0 |
0 |
T16 |
14634 |
14548 |
0 |
0 |
T17 |
10669 |
10503 |
0 |
0 |
T18 |
17991 |
17898 |
0 |
0 |