Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
881 |
881 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20642678 |
20474601 |
0 |
0 |
| T1 |
2484 |
2399 |
0 |
0 |
| T2 |
8834 |
8764 |
0 |
0 |
| T3 |
1317 |
1224 |
0 |
0 |
| T4 |
13255 |
13183 |
0 |
0 |
| T5 |
10457 |
10365 |
0 |
0 |
| T6 |
7694 |
7608 |
0 |
0 |
| T15 |
2990 |
2838 |
0 |
0 |
| T16 |
14634 |
14548 |
0 |
0 |
| T17 |
10669 |
10503 |
0 |
0 |
| T18 |
17991 |
17898 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20642678 |
20467290 |
0 |
2643 |
| T1 |
2484 |
2396 |
0 |
3 |
| T2 |
8834 |
8761 |
0 |
3 |
| T3 |
1317 |
1221 |
0 |
3 |
| T4 |
13255 |
13180 |
0 |
3 |
| T5 |
10457 |
10362 |
0 |
3 |
| T6 |
7694 |
7605 |
0 |
3 |
| T15 |
2990 |
2832 |
0 |
3 |
| T16 |
14634 |
14545 |
0 |
3 |
| T17 |
10669 |
10497 |
0 |
3 |
| T18 |
17991 |
17895 |
0 |
3 |