Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
20352539 |
20202345 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20352539 |
20202345 |
0 |
0 |
T1 |
26970 |
26900 |
0 |
0 |
T2 |
4733 |
4659 |
0 |
0 |
T3 |
4732 |
4636 |
0 |
0 |
T4 |
3121 |
3040 |
0 |
0 |
T5 |
12643 |
12592 |
0 |
0 |
T14 |
1041 |
949 |
0 |
0 |
T15 |
13308 |
13177 |
0 |
0 |
T16 |
18990 |
18929 |
0 |
0 |
T17 |
967 |
906 |
0 |
0 |
T18 |
801 |
741 |
0 |
0 |