Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
885 |
885 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20352539 |
20202345 |
0 |
0 |
| T1 |
26970 |
26900 |
0 |
0 |
| T2 |
4733 |
4659 |
0 |
0 |
| T3 |
4732 |
4636 |
0 |
0 |
| T4 |
3121 |
3040 |
0 |
0 |
| T5 |
12643 |
12592 |
0 |
0 |
| T14 |
1041 |
949 |
0 |
0 |
| T15 |
13308 |
13177 |
0 |
0 |
| T16 |
18990 |
18929 |
0 |
0 |
| T17 |
967 |
906 |
0 |
0 |
| T18 |
801 |
741 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20352539 |
20195652 |
0 |
2655 |
| T1 |
26970 |
26897 |
0 |
3 |
| T2 |
4733 |
4656 |
0 |
3 |
| T3 |
4732 |
4633 |
0 |
3 |
| T4 |
3121 |
3037 |
0 |
3 |
| T5 |
12643 |
12589 |
0 |
3 |
| T14 |
1041 |
946 |
0 |
3 |
| T15 |
13308 |
13159 |
0 |
3 |
| T16 |
18990 |
18926 |
0 |
3 |
| T17 |
967 |
903 |
0 |
3 |
| T18 |
801 |
738 |
0 |
3 |