Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
876 |
876 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24907555 |
24742042 |
0 |
0 |
| T1 |
107082 |
106220 |
0 |
0 |
| T2 |
5738 |
5654 |
0 |
0 |
| T3 |
7982 |
7898 |
0 |
0 |
| T4 |
3190 |
3122 |
0 |
0 |
| T12 |
9283 |
9227 |
0 |
0 |
| T13 |
25297 |
25212 |
0 |
0 |
| T14 |
9853 |
9767 |
0 |
0 |
| T15 |
1716 |
1620 |
0 |
0 |
| T16 |
5602 |
5545 |
0 |
0 |
| T17 |
10574 |
10475 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
24907555 |
24734875 |
0 |
2628 |
| T1 |
107082 |
106184 |
0 |
3 |
| T2 |
5738 |
5651 |
0 |
3 |
| T3 |
7982 |
7895 |
0 |
3 |
| T4 |
3190 |
3119 |
0 |
3 |
| T12 |
9283 |
9224 |
0 |
3 |
| T13 |
25297 |
25209 |
0 |
3 |
| T14 |
9853 |
9764 |
0 |
3 |
| T15 |
1716 |
1617 |
0 |
3 |
| T16 |
5602 |
5542 |
0 |
3 |
| T17 |
10574 |
10472 |
0 |
3 |