Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
22380040 |
22215210 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22380040 |
22215210 |
0 |
0 |
T1 |
51667 |
50921 |
0 |
0 |
T2 |
9051 |
8954 |
0 |
0 |
T3 |
57132 |
57045 |
0 |
0 |
T11 |
18732 |
18672 |
0 |
0 |
T12 |
2283 |
2192 |
0 |
0 |
T13 |
2206 |
2131 |
0 |
0 |
T14 |
14551 |
14409 |
0 |
0 |
T15 |
6350 |
6288 |
0 |
0 |
T16 |
7030 |
6961 |
0 |
0 |
T17 |
2716 |
2635 |
0 |
0 |