Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
876 |
876 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22380040 |
22215210 |
0 |
0 |
| T1 |
51667 |
50921 |
0 |
0 |
| T2 |
9051 |
8954 |
0 |
0 |
| T3 |
57132 |
57045 |
0 |
0 |
| T11 |
18732 |
18672 |
0 |
0 |
| T12 |
2283 |
2192 |
0 |
0 |
| T13 |
2206 |
2131 |
0 |
0 |
| T14 |
14551 |
14409 |
0 |
0 |
| T15 |
6350 |
6288 |
0 |
0 |
| T16 |
7030 |
6961 |
0 |
0 |
| T17 |
2716 |
2635 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22380040 |
22208004 |
0 |
2628 |
| T1 |
51667 |
50894 |
0 |
3 |
| T2 |
9051 |
8951 |
0 |
3 |
| T3 |
57132 |
57042 |
0 |
3 |
| T11 |
18732 |
18669 |
0 |
3 |
| T12 |
2283 |
2189 |
0 |
3 |
| T13 |
2206 |
2128 |
0 |
3 |
| T14 |
14551 |
14403 |
0 |
3 |
| T15 |
6350 |
6285 |
0 |
3 |
| T16 |
7030 |
6958 |
0 |
3 |
| T17 |
2716 |
2632 |
0 |
3 |