Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
23343618 |
23182561 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23343618 |
23182561 |
0 |
0 |
T1 |
23904 |
23837 |
0 |
0 |
T2 |
6008 |
5912 |
0 |
0 |
T3 |
6242 |
6170 |
0 |
0 |
T4 |
8715 |
8644 |
0 |
0 |
T14 |
1141 |
1069 |
0 |
0 |
T15 |
11417 |
11343 |
0 |
0 |
T16 |
4705 |
4620 |
0 |
0 |
T17 |
3638 |
3507 |
0 |
0 |
T18 |
145719 |
144140 |
0 |
0 |
T19 |
22846 |
22785 |
0 |
0 |