Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
870 |
870 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23343618 |
23182561 |
0 |
0 |
| T1 |
23904 |
23837 |
0 |
0 |
| T2 |
6008 |
5912 |
0 |
0 |
| T3 |
6242 |
6170 |
0 |
0 |
| T4 |
8715 |
8644 |
0 |
0 |
| T14 |
1141 |
1069 |
0 |
0 |
| T15 |
11417 |
11343 |
0 |
0 |
| T16 |
4705 |
4620 |
0 |
0 |
| T17 |
3638 |
3507 |
0 |
0 |
| T18 |
145719 |
144140 |
0 |
0 |
| T19 |
22846 |
22785 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23343618 |
23175676 |
0 |
2610 |
| T1 |
23904 |
23834 |
0 |
3 |
| T2 |
6008 |
5909 |
0 |
3 |
| T3 |
6242 |
6167 |
0 |
3 |
| T4 |
8715 |
8641 |
0 |
3 |
| T14 |
1141 |
1066 |
0 |
3 |
| T15 |
11417 |
11340 |
0 |
3 |
| T16 |
4705 |
4617 |
0 |
3 |
| T17 |
3638 |
3501 |
0 |
3 |
| T18 |
145719 |
144080 |
0 |
3 |
| T19 |
22846 |
22782 |
0 |
3 |