Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
25037060 |
24878395 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
25037060 |
24878395 |
0 |
0 |
T1 |
12280 |
12144 |
0 |
0 |
T2 |
21638 |
21582 |
0 |
0 |
T3 |
6331 |
6176 |
0 |
0 |
T4 |
2782 |
2722 |
0 |
0 |
T5 |
10236 |
10163 |
0 |
0 |
T6 |
5762 |
5585 |
0 |
0 |
T15 |
25790 |
25654 |
0 |
0 |
T16 |
11460 |
11396 |
0 |
0 |
T17 |
54890 |
54790 |
0 |
0 |
T18 |
4946 |
4868 |
0 |
0 |