Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
881 |
881 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25037060 |
24878395 |
0 |
0 |
| T1 |
12280 |
12144 |
0 |
0 |
| T2 |
21638 |
21582 |
0 |
0 |
| T3 |
6331 |
6176 |
0 |
0 |
| T4 |
2782 |
2722 |
0 |
0 |
| T5 |
10236 |
10163 |
0 |
0 |
| T6 |
5762 |
5585 |
0 |
0 |
| T15 |
25790 |
25654 |
0 |
0 |
| T16 |
11460 |
11396 |
0 |
0 |
| T17 |
54890 |
54790 |
0 |
0 |
| T18 |
4946 |
4868 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
25037060 |
24871414 |
0 |
2643 |
| T1 |
12280 |
12138 |
0 |
3 |
| T2 |
21638 |
21579 |
0 |
3 |
| T3 |
6331 |
6170 |
0 |
3 |
| T4 |
2782 |
2719 |
0 |
3 |
| T5 |
10236 |
10160 |
0 |
3 |
| T6 |
5762 |
5579 |
0 |
3 |
| T15 |
25790 |
25648 |
0 |
3 |
| T16 |
11460 |
11393 |
0 |
3 |
| T17 |
54890 |
54787 |
0 |
3 |
| T18 |
4946 |
4865 |
0 |
3 |