Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
877 |
877 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22857332 |
22689796 |
0 |
0 |
| T1 |
9329 |
9208 |
0 |
0 |
| T2 |
5729 |
5662 |
0 |
0 |
| T3 |
2990 |
2910 |
0 |
0 |
| T13 |
2814 |
2693 |
0 |
0 |
| T14 |
6072 |
5989 |
0 |
0 |
| T15 |
17233 |
17077 |
0 |
0 |
| T16 |
3859 |
3808 |
0 |
0 |
| T17 |
19187 |
19109 |
0 |
0 |
| T18 |
3451 |
3351 |
0 |
0 |
| T19 |
2752 |
2670 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22857332 |
22682536 |
0 |
2631 |
| T1 |
9329 |
9202 |
0 |
3 |
| T2 |
5729 |
5659 |
0 |
3 |
| T3 |
2990 |
2907 |
0 |
3 |
| T13 |
2814 |
2687 |
0 |
3 |
| T14 |
6072 |
5986 |
0 |
3 |
| T15 |
17233 |
17071 |
0 |
3 |
| T16 |
3859 |
3805 |
0 |
3 |
| T17 |
19187 |
19106 |
0 |
3 |
| T18 |
3451 |
3348 |
0 |
3 |
| T19 |
2752 |
2667 |
0 |
3 |