Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
23857738 |
23688021 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23857738 |
23688021 |
0 |
0 |
T1 |
122656 |
122585 |
0 |
0 |
T2 |
1669 |
1590 |
0 |
0 |
T3 |
12000 |
11950 |
0 |
0 |
T4 |
23380 |
23285 |
0 |
0 |
T12 |
14603 |
14551 |
0 |
0 |
T13 |
28046 |
27986 |
0 |
0 |
T14 |
35785 |
35691 |
0 |
0 |
T15 |
25964 |
25822 |
0 |
0 |
T16 |
139245 |
137775 |
0 |
0 |
T17 |
121199 |
121140 |
0 |
0 |