Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
880 |
880 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23857738 |
23688021 |
0 |
0 |
| T1 |
122656 |
122585 |
0 |
0 |
| T2 |
1669 |
1590 |
0 |
0 |
| T3 |
12000 |
11950 |
0 |
0 |
| T4 |
23380 |
23285 |
0 |
0 |
| T12 |
14603 |
14551 |
0 |
0 |
| T13 |
28046 |
27986 |
0 |
0 |
| T14 |
35785 |
35691 |
0 |
0 |
| T15 |
25964 |
25822 |
0 |
0 |
| T16 |
139245 |
137775 |
0 |
0 |
| T17 |
121199 |
121140 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23857738 |
23680653 |
0 |
2640 |
| T1 |
122656 |
122582 |
0 |
3 |
| T2 |
1669 |
1587 |
0 |
3 |
| T3 |
12000 |
11947 |
0 |
3 |
| T4 |
23380 |
23282 |
0 |
3 |
| T12 |
14603 |
14548 |
0 |
3 |
| T13 |
28046 |
27983 |
0 |
3 |
| T14 |
35785 |
35688 |
0 |
3 |
| T15 |
25964 |
25816 |
0 |
3 |
| T16 |
139245 |
137718 |
0 |
3 |
| T17 |
121199 |
121137 |
0 |
3 |