Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
21140509 |
20987834 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21140509 |
20987834 |
0 |
0 |
T1 |
7606 |
7449 |
0 |
0 |
T2 |
15290 |
15191 |
0 |
0 |
T3 |
11970 |
11824 |
0 |
0 |
T11 |
4816 |
4730 |
0 |
0 |
T12 |
8079 |
7986 |
0 |
0 |
T13 |
1039 |
973 |
0 |
0 |
T14 |
5794 |
5699 |
0 |
0 |
T15 |
8652 |
8552 |
0 |
0 |
T16 |
4330 |
4258 |
0 |
0 |
T17 |
6812 |
6731 |
0 |
0 |