Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
885 |
885 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21140509 |
20987834 |
0 |
0 |
| T1 |
7606 |
7449 |
0 |
0 |
| T2 |
15290 |
15191 |
0 |
0 |
| T3 |
11970 |
11824 |
0 |
0 |
| T11 |
4816 |
4730 |
0 |
0 |
| T12 |
8079 |
7986 |
0 |
0 |
| T13 |
1039 |
973 |
0 |
0 |
| T14 |
5794 |
5699 |
0 |
0 |
| T15 |
8652 |
8552 |
0 |
0 |
| T16 |
4330 |
4258 |
0 |
0 |
| T17 |
6812 |
6731 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21140509 |
20980907 |
0 |
2655 |
| T1 |
7606 |
7443 |
0 |
3 |
| T2 |
15290 |
15188 |
0 |
3 |
| T3 |
11970 |
11818 |
0 |
3 |
| T11 |
4816 |
4727 |
0 |
3 |
| T12 |
8079 |
7983 |
0 |
3 |
| T13 |
1039 |
970 |
0 |
3 |
| T14 |
5794 |
5696 |
0 |
3 |
| T15 |
8652 |
8549 |
0 |
3 |
| T16 |
4330 |
4255 |
0 |
3 |
| T17 |
6812 |
6728 |
0 |
3 |