Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
21571833 |
21411581 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21571833 |
21411581 |
0 |
0 |
T1 |
6491 |
6323 |
0 |
0 |
T2 |
5259 |
5172 |
0 |
0 |
T3 |
4861 |
4766 |
0 |
0 |
T10 |
6402 |
6325 |
0 |
0 |
T11 |
6025 |
5930 |
0 |
0 |
T12 |
5295 |
5225 |
0 |
0 |
T13 |
4301 |
4203 |
0 |
0 |
T14 |
1116 |
1036 |
0 |
0 |
T15 |
2519 |
2392 |
0 |
0 |
T16 |
9200 |
9150 |
0 |
0 |