Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
873 |
873 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20692660 |
20525235 |
0 |
0 |
| T1 |
130309 |
130231 |
0 |
0 |
| T2 |
5921 |
5841 |
0 |
0 |
| T3 |
15268 |
15171 |
0 |
0 |
| T4 |
19006 |
18944 |
0 |
0 |
| T12 |
1334 |
1264 |
0 |
0 |
| T13 |
17220 |
17127 |
0 |
0 |
| T14 |
11307 |
11228 |
0 |
0 |
| T15 |
11465 |
11325 |
0 |
0 |
| T16 |
12648 |
12475 |
0 |
0 |
| T17 |
54687 |
54592 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
20692660 |
20518002 |
0 |
2619 |
| T1 |
130309 |
130228 |
0 |
3 |
| T2 |
5921 |
5838 |
0 |
3 |
| T3 |
15268 |
15168 |
0 |
3 |
| T4 |
19006 |
18941 |
0 |
3 |
| T12 |
1334 |
1261 |
0 |
3 |
| T13 |
17220 |
17124 |
0 |
3 |
| T14 |
11307 |
11225 |
0 |
3 |
| T15 |
11465 |
11319 |
0 |
3 |
| T16 |
12648 |
12469 |
0 |
3 |
| T17 |
54687 |
54589 |
0 |
3 |