Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
21736114 |
21583509 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21736114 |
21583509 |
0 |
0 |
T1 |
14991 |
14927 |
0 |
0 |
T2 |
3066 |
2998 |
0 |
0 |
T3 |
4503 |
4405 |
0 |
0 |
T4 |
20018 |
19965 |
0 |
0 |
T5 |
11057 |
10907 |
0 |
0 |
T14 |
3150 |
3085 |
0 |
0 |
T15 |
9498 |
9410 |
0 |
0 |
T16 |
31943 |
31866 |
0 |
0 |
T17 |
3879 |
3814 |
0 |
0 |
T18 |
2729 |
2669 |
0 |
0 |