Line Coverage for Module : 
prim_lc_sync
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 4 | 4 | 100.00 | 
| ALWAYS | 68 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 | 
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements |  | 
| 68 | 
1 | 
1 | 
| 106 | 
3 | 
3 | 
Assert Coverage for Module : 
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
879 | 
879 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T14 | 
1 | 
1 | 
0 | 
0 | 
| T15 | 
1 | 
1 | 
0 | 
0 | 
| T16 | 
1 | 
1 | 
0 | 
0 | 
| T17 | 
1 | 
1 | 
0 | 
0 | 
| T18 | 
1 | 
1 | 
0 | 
0 | 
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21736114 | 
21583509 | 
0 | 
0 | 
| T1 | 
14991 | 
14927 | 
0 | 
0 | 
| T2 | 
3066 | 
2998 | 
0 | 
0 | 
| T3 | 
4503 | 
4405 | 
0 | 
0 | 
| T4 | 
20018 | 
19965 | 
0 | 
0 | 
| T5 | 
11057 | 
10907 | 
0 | 
0 | 
| T14 | 
3150 | 
3085 | 
0 | 
0 | 
| T15 | 
9498 | 
9410 | 
0 | 
0 | 
| T16 | 
31943 | 
31866 | 
0 | 
0 | 
| T17 | 
3879 | 
3814 | 
0 | 
0 | 
| T18 | 
2729 | 
2669 | 
0 | 
0 | 
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
21736114 | 
21576807 | 
0 | 
2637 | 
| T1 | 
14991 | 
14924 | 
0 | 
3 | 
| T2 | 
3066 | 
2995 | 
0 | 
3 | 
| T3 | 
4503 | 
4402 | 
0 | 
3 | 
| T4 | 
20018 | 
19962 | 
0 | 
3 | 
| T5 | 
11057 | 
10901 | 
0 | 
3 | 
| T14 | 
3150 | 
3082 | 
0 | 
3 | 
| T15 | 
9498 | 
9407 | 
0 | 
3 | 
| T16 | 
31943 | 
31863 | 
0 | 
3 | 
| T17 | 
3879 | 
3811 | 
0 | 
3 | 
| T18 | 
2729 | 
2666 | 
0 | 
3 |