Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
22940166 |
22779579 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22940166 |
22779579 |
0 |
0 |
T1 |
42502 |
42440 |
0 |
0 |
T2 |
19492 |
19398 |
0 |
0 |
T3 |
14357 |
14220 |
0 |
0 |
T4 |
12622 |
12532 |
0 |
0 |
T5 |
86963 |
86436 |
0 |
0 |
T15 |
4225 |
4079 |
0 |
0 |
T16 |
82637 |
82577 |
0 |
0 |
T17 |
2536 |
2400 |
0 |
0 |
T18 |
4211 |
4132 |
0 |
0 |
T19 |
60446 |
60276 |
0 |
0 |