Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
879 |
879 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22940166 |
22779579 |
0 |
0 |
| T1 |
42502 |
42440 |
0 |
0 |
| T2 |
19492 |
19398 |
0 |
0 |
| T3 |
14357 |
14220 |
0 |
0 |
| T4 |
12622 |
12532 |
0 |
0 |
| T5 |
86963 |
86436 |
0 |
0 |
| T15 |
4225 |
4079 |
0 |
0 |
| T16 |
82637 |
82577 |
0 |
0 |
| T17 |
2536 |
2400 |
0 |
0 |
| T18 |
4211 |
4132 |
0 |
0 |
| T19 |
60446 |
60276 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
22940166 |
22772571 |
0 |
2637 |
| T1 |
42502 |
42437 |
0 |
3 |
| T2 |
19492 |
19395 |
0 |
3 |
| T3 |
14357 |
14214 |
0 |
3 |
| T4 |
12622 |
12529 |
0 |
3 |
| T5 |
86963 |
86412 |
0 |
3 |
| T15 |
4225 |
4073 |
0 |
3 |
| T16 |
82637 |
82574 |
0 |
3 |
| T17 |
2536 |
2394 |
0 |
3 |
| T18 |
4211 |
4129 |
0 |
3 |
| T19 |
60446 |
60270 |
0 |
3 |