Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
21603304 |
21457909 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
21603304 |
21457909 |
0 |
0 |
T1 |
5237 |
5142 |
0 |
0 |
T2 |
33770 |
33693 |
0 |
0 |
T3 |
13561 |
13383 |
0 |
0 |
T12 |
4304 |
4239 |
0 |
0 |
T13 |
3679 |
3597 |
0 |
0 |
T14 |
4813 |
4754 |
0 |
0 |
T15 |
5716 |
5640 |
0 |
0 |
T16 |
859 |
773 |
0 |
0 |
T17 |
3234 |
3173 |
0 |
0 |
T18 |
53805 |
53672 |
0 |
0 |