Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
877 |
877 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21603304 |
21457909 |
0 |
0 |
| T1 |
5237 |
5142 |
0 |
0 |
| T2 |
33770 |
33693 |
0 |
0 |
| T3 |
13561 |
13383 |
0 |
0 |
| T12 |
4304 |
4239 |
0 |
0 |
| T13 |
3679 |
3597 |
0 |
0 |
| T14 |
4813 |
4754 |
0 |
0 |
| T15 |
5716 |
5640 |
0 |
0 |
| T16 |
859 |
773 |
0 |
0 |
| T17 |
3234 |
3173 |
0 |
0 |
| T18 |
53805 |
53672 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
21603304 |
21451462 |
0 |
2631 |
| T1 |
5237 |
5139 |
0 |
3 |
| T2 |
33770 |
33690 |
0 |
3 |
| T3 |
13561 |
13377 |
0 |
3 |
| T12 |
4304 |
4236 |
0 |
3 |
| T13 |
3679 |
3594 |
0 |
3 |
| T14 |
4813 |
4751 |
0 |
3 |
| T15 |
5716 |
5637 |
0 |
3 |
| T16 |
859 |
770 |
0 |
3 |
| T17 |
3234 |
3170 |
0 |
3 |
| T18 |
53805 |
53639 |
0 |
3 |