Line Coverage for Module :
prim_sync_reqack_data
| Line No. | Total | Covered | Percent |
TOTAL | | 1 | 1 | 100.00 |
CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
CONT_ASSIGN | 153 | 0 | 0 | |
CONT_ASSIGN | 156 | 0 | 0 | |
ALWAYS | 159 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
93 |
1 |
1 |
153 |
|
unreachable |
156 |
|
unreachable |
159 |
|
unreachable |
160 |
|
unreachable |
162 |
|
unreachable |
Assert Coverage for Module :
prim_sync_reqack_data
Assertion Details
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23790667 |
97461 |
0 |
0 |
T1 |
10926 |
86 |
0 |
0 |
T2 |
5272 |
2 |
0 |
0 |
T3 |
1115 |
0 |
0 |
0 |
T4 |
15956 |
26 |
0 |
0 |
T14 |
8814 |
2 |
0 |
0 |
T15 |
4615 |
8 |
0 |
0 |
T16 |
9963 |
2 |
0 |
0 |
T17 |
15434 |
204 |
0 |
0 |
T18 |
4010 |
40 |
0 |
0 |
T19 |
149500 |
280 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23790667 |
97450 |
0 |
0 |
T1 |
10926 |
86 |
0 |
0 |
T2 |
5272 |
2 |
0 |
0 |
T3 |
1115 |
0 |
0 |
0 |
T4 |
15956 |
26 |
0 |
0 |
T14 |
8814 |
2 |
0 |
0 |
T15 |
4615 |
8 |
0 |
0 |
T16 |
9963 |
2 |
0 |
0 |
T17 |
15434 |
204 |
0 |
0 |
T18 |
4010 |
40 |
0 |
0 |
T19 |
149500 |
280 |
0 |
0 |
T33 |
0 |
2 |
0 |
0 |