Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
23790667 |
23614664 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
23790667 |
23614664 |
0 |
0 |
T1 |
10926 |
10634 |
0 |
0 |
T2 |
5272 |
5197 |
0 |
0 |
T3 |
1115 |
1044 |
0 |
0 |
T4 |
15956 |
15857 |
0 |
0 |
T14 |
8814 |
8670 |
0 |
0 |
T15 |
4615 |
4548 |
0 |
0 |
T16 |
9963 |
9901 |
0 |
0 |
T17 |
15434 |
15384 |
0 |
0 |
T18 |
4010 |
3877 |
0 |
0 |
T19 |
149500 |
149429 |
0 |
0 |