Line Coverage for Module :
prim_lc_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 4 | 4 | 100.00 |
| ALWAYS | 68 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 106 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' or '../src/lowrisc_prim_lc_sync_0.1/rtl/prim_lc_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 68 |
1 |
1 |
| 106 |
3 |
3 |
Assert Coverage for Module :
prim_lc_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
876 |
876 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T14 |
1 |
1 |
0 |
0 |
| T15 |
1 |
1 |
0 |
0 |
| T16 |
1 |
1 |
0 |
0 |
| T17 |
1 |
1 |
0 |
0 |
| T18 |
1 |
1 |
0 |
0 |
| T19 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23790667 |
23614664 |
0 |
0 |
| T1 |
10926 |
10634 |
0 |
0 |
| T2 |
5272 |
5197 |
0 |
0 |
| T3 |
1115 |
1044 |
0 |
0 |
| T4 |
15956 |
15857 |
0 |
0 |
| T14 |
8814 |
8670 |
0 |
0 |
| T15 |
4615 |
4548 |
0 |
0 |
| T16 |
9963 |
9901 |
0 |
0 |
| T17 |
15434 |
15384 |
0 |
0 |
| T18 |
4010 |
3877 |
0 |
0 |
| T19 |
149500 |
149429 |
0 |
0 |
gen_flops.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
23790667 |
23607113 |
0 |
2628 |
| T1 |
10926 |
10619 |
0 |
3 |
| T2 |
5272 |
5194 |
0 |
3 |
| T3 |
1115 |
1041 |
0 |
3 |
| T4 |
15956 |
15839 |
0 |
3 |
| T14 |
8814 |
8664 |
0 |
3 |
| T15 |
4615 |
4545 |
0 |
3 |
| T16 |
9963 |
9898 |
0 |
3 |
| T17 |
15434 |
15381 |
0 |
3 |
| T18 |
4010 |
3871 |
0 |
3 |
| T19 |
149500 |
149426 |
0 |
3 |