Line Coverage for Module :
prim_mubi4_sender
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi4_sender.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
34 |
1 |
1 |
82 |
1 |
1 |
85 |
1 |
1 |
Assert Coverage for Module :
prim_mubi4_sender
Assertion Details
Name | Attempts | Real Successes | Failures | Incomplete |
OutputsKnown_A |
24088224 |
23919370 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
24088224 |
23919370 |
0 |
0 |
T1 |
2045 |
1960 |
0 |
0 |
T2 |
30733 |
30683 |
0 |
0 |
T3 |
16875 |
16809 |
0 |
0 |
T4 |
11450 |
11371 |
0 |
0 |
T14 |
10284 |
10199 |
0 |
0 |
T15 |
4622 |
4522 |
0 |
0 |
T16 |
7084 |
7014 |
0 |
0 |
T17 |
15339 |
15261 |
0 |
0 |
T18 |
79563 |
79498 |
0 |
0 |
T19 |
1619 |
1557 |
0 |
0 |